# **3.3V Serial Input MultiProtocol PLL Clock Synthesizer, Differential LVPECL Output**

#### Description

The NB4N441 is a precision clock synthesizer which generates a differential LVPECL clock output frequency from 12.5 MHz to 425 MHz. A Serial Peripheral Interface (SPI) is used to configure the device to produce one of sixteen popular standard protocol output frequencies from a single 27 MHz crystal reference. The NB4N441 also has the added feature of allowing application specific output frequencies from 12.5 MHz to 425 MHz using crystals within the range of 10 MHz to 28 MHz.

#### Features

- Performs Precision Clock Generation and Synthesis from a Single 27 MHz Crystal Reference
- Serial Load Capability for Proprietary Frequencies
- Flexible Input Allows for External Clock Reference
- Exceeds Bellcore and ITU Jitter Generation Specification
- PLL Lock Detect Output
- Output Enable
- Fully Integrated Phase-Lock-Loop with Internal Loop Filter
- Operating Range:  $V_{CC} = 3.135$  V to 3.465 V
- Small Footprint 24 Pin QFN
- These are Pb-Free Devices\*



## **ON Semiconductor®**

http://onsemi.com





\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.



Figure 1. Simplified Block Diagram

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.







Figure 3. QFN-24 Lead Pinout (Top View)

### Table 1. PIN DESCRIPTION

| Pin             | Name             | I/O                                               | Description                                                                                                                                                                                                                                                         |
|-----------------|------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11, 12, 13, 24  | V <sub>CC</sub>  | Power Supply                                      | Positive supply voltage.                                                                                                                                                                                                                                            |
| 3               | VCC_PLL          | PLL Power Supply                                  | Positive supply voltage for the PLL.                                                                                                                                                                                                                                |
| 1, 6, 9, 18, 19 | GND              | Ground                                            | Ground.                                                                                                                                                                                                                                                             |
| 20              | LOCKED           | LVTTL Lock Output                                 | When Low, this output provides indication that the PLL is locked and the device is in proper operating mode. When High, the PLL is out of lock.                                                                                                                     |
| 2, 4, 5, 10, 14 | NC               |                                                   | No Connect.                                                                                                                                                                                                                                                         |
| 8               | CLK / XTAL1,     | LVTTL/LVCMOS Single Ended<br>Clock or XTAL Inputs | The crystal is connected between the XTAL1 and XTAL2 pin.<br>If driving single-ended, use XTAL1 and leave XTAL2                                                                                                                                                     |
| 7               | XTAL2            | Clock of XTAL inputs                              | floating.                                                                                                                                                                                                                                                           |
| 15              | SLOAD**          | LVTTL / LVCMOS,<br>Serial Load Input              | Serial Load.                                                                                                                                                                                                                                                        |
| 16              | SDATA**          | LVTTL / LVCMOS<br>Serial Data Input               | Serial Data Input.                                                                                                                                                                                                                                                  |
| 17              | SCLOCK**         | LVTTL / LVCMOS<br>Serial Clock Input              | Serial Clock Input.                                                                                                                                                                                                                                                 |
| 21              | OE*              | LVTTL Input                                       | Synchronous Output Enable. When OE is HIGH or left<br>OPEN, the outputs are enabled. When OE is LOW, the<br>outputs are disabled.                                                                                                                                   |
| 22, 23          | CLKOUT<br>CLKOUT | LVPECL Output                                     | Differential LVPECL Clock Outputs, Typically terminated with 50 $\Omega$ resistor to VCC $-$ 2.0 V.                                                                                                                                                                 |
|                 | EP               |                                                   | The Exposed Pad on the 24 pin QFN package bottom is<br>thermally connected to the die for improved heat transfer out<br>of package. The pad is not electrically connected to the die,<br>but is recommended to be electrically connected to GND on<br>the PC board. |

\*Pins will default HIGH when left Open \*\*Pins will default LOW when left Open

| #  | Protocol          | CLKOUT (MHz) | Input Prescaler<br>Divider P[4:0] | PLL FB Divider<br>M[9:0] | Output Frequency Divider<br>OUTDIV N[2:0] |
|----|-------------------|--------------|-----------------------------------|--------------------------|-------------------------------------------|
| 0  | OC-3 /STM-1       | 155.52       | 11001                             | 1001000000               | 010                                       |
| 0  | OC-12 / STM-4     | 155.52       | 11001                             | 1001000000               | 010                                       |
| 0  | OC-48 / STM-16    | 155.52       | 11001                             | 1001000000               | 010                                       |
| 1  | ETR               | 32           | 11011                             | 100000000                | 100                                       |
| 2  | OC-1              | 51.84        | 11001                             | 1100000000               | 100                                       |
| 3  | Fast Ethernet     | 50           | 11011                             | 1100100000               | 100                                       |
| 3  | ESCON             | 50           | 11011                             | 1100100000               | 100                                       |
| 4  | FDDI              | 125          | 11011                             | 0111110100               | 010                                       |
| 4  | Infiniband        | 125          | 11011                             | 0111110100               | 010                                       |
| 4  | Gigabit Ethernet  | 125          | 11011                             | 0111110100               | 010                                       |
| 4  | PCle              | 125          | 11011                             | 0111110100               | 010                                       |
| 5  | 1/8 Fibre Channel | 13.28125     | 11011                             | 0110101001               | 101                                       |
| 6  | 1/4 Fibre Channel | 26.5625      | 11011                             | 1101010010               | 101                                       |
| 7  | 1/2 Fibre Channel | 53.125       | 11011                             | 1101010010               | 100                                       |
| 8  | Fibre Channel     | 106.25       | 11011                             | 1101010010               | 011                                       |
| 9  | General           | 150          | 11011                             | 1001011000               | 010                                       |
| 10 | D1 Video          | 69           | 11011                             | 1000101000               | 011                                       |
| 11 | SONET Reference   | 19.44        | 11001                             | 1001000000               | 101                                       |
| 12 | 2x Fibre Channel  | 212.5        | 11011                             | 1101010010               | 010                                       |
| 13 | 4x Fibre Channel  | 425          | 11011                             | 1101010010               | 001                                       |
| 14 | XAUI              | 156.25       | 11011                             | 1001110001               | 010                                       |
| 15 | Serial ATA        | 100          | 11011                             | 1100100000               | 011                                       |
| 16 | HDTV              | 74.25        | 11011                             | 1001010010               | 011                                       |
| 17 | HDTV              | 148.50       | 11011                             | 1001010010               | 010                                       |

#### Table 2. STANDARD PROTOCOL / OUTPUT FREQUENCY SELECT TABLE WITH 27 MHz CRYSTAL REFERENCE

### Table 3. N-DIVIDER TABLE

| N2 | N1 | NO | N Divider |
|----|----|----|-----------|
| 0  | 0  | 0  | na        |
| 0  | 0  | 1  | ÷2        |
| 0  | 1  | 0  | ÷4        |
| 0  | 1  | 1  | ÷8        |
| 1  | 0  | 0  | ÷16       |
| 1  | 0  | 1  | ÷32       |
| 1  | 1  | 0  | na        |
| 1  | 1  | 1  | na        |

#### Table 4. ATTRIBUTES

| Characteristic                                         | Value                             |                      |
|--------------------------------------------------------|-----------------------------------|----------------------|
| Internal Input Pullup Resistor                         |                                   | 37.5kΩ               |
| Internal Input Pulldown Resistor                       |                                   | 75kΩ                 |
| ESD Protection                                         | Human Body Model<br>Machine Model | > 1000 V<br>> 150 V  |
| Moisture Sensitivity (Note 1)                          |                                   | Level 1              |
| Flammability Rating                                    | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |
| Transistor Count                                       | 2102                              |                      |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |                      |

1. For additional information, see Application Note AND8003/D.

#### Table 5. MAXIMUM RATINGS (Note 2)

| Symbol               | Parameter                                         | Condition 1        | Condition 2          | Rating      | Unit         |
|----------------------|---------------------------------------------------|--------------------|----------------------|-------------|--------------|
| V <sub>CC</sub>      | Positive Power Supply                             | GND = 0 V          |                      | 3.6         | V            |
| VI                   | Input Voltage                                     | GND = 0 V          | $GND = V_I = V_{CC}$ | 3.6         | V            |
| l <sub>out</sub>     | LVPECL Output Current                             | Continuous Surge   |                      | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range                       | QFN-24             |                      | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                         |                    |                      | –65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) (Note 3) | 0 lfpm<br>500 lfpm | QFN-24<br>QFN-24     |             | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)             | 2S2P (Note 3)      | QFN-24               |             | °C/W         |
| T <sub>sol</sub>     | Wave Solder                                       | < 3 sec @ 260°C    |                      | 265         | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.
 Maximum Ratings are those values beyond which device damage may occur.
 JEDEC standard multilayer board – 2S2P (2 signal, 2 power).

| Symbol             | Characteristic                                                         | Min                                  | Тур                            | Мах                            | Unit                           |          |
|--------------------|------------------------------------------------------------------------|--------------------------------------|--------------------------------|--------------------------------|--------------------------------|----------|
| I <sub>CC</sub>    | Power Supply Current (Inputs and Outputs Loa                           | aded)                                | 50                             | 70                             | 90                             | mA       |
| I <sub>CCPLL</sub> | PLL Power Supply Current                                               |                                      | 10                             | 20                             | 30                             | mA       |
| V <sub>OH</sub>    | LVPECL Output HIGH Voltage (Notes 4 and 5) $$V_{\rm CC}$$ = 3.3 V      |                                      | V <sub>CC</sub> – 1145<br>2155 | V <sub>CC</sub> – 1030<br>2270 | V <sub>CC</sub> – 895<br>2405  | mV       |
| V <sub>OL</sub>    | LVPECL Output LOW Voltage (Notes 4 and 5) $$V_{CC}$$ = 3.3 V           |                                      | V <sub>CC</sub> – 1945<br>1355 | V <sub>CC</sub> – 1760<br>1540 | V <sub>CC</sub> – 1695<br>1605 | mV       |
| VOHTTL             | Output HIGH Voltage (LOCKED Pin) I <sub>OH</sub> = -0.8 mA             |                                      | 2.5                            |                                | V <sub>CC</sub>                | V        |
| V <sub>OLTTL</sub> | Output LOW Voltage (LOCKED Pin)                                        |                                      | GND                            |                                | 0.4                            | V        |
| VIH                | Input HIGH Voltage (LVTTL/LVCMOS)                                      |                                      | 2.0                            |                                | V <sub>CC</sub>                | V        |
| V <sub>IL</sub>    | Input LOW Voltage (LVTTL/LVCMOS)                                       |                                      | GND                            |                                | 0.8                            | V        |
| IIH                | Input HIGH Current, OE<br>SCLK, SDATA, SLOAD<br>OE, SCLK, SDATA, SLOAD |                                      | 6.0<br>20<br>20                |                                | 26<br>60<br>60                 | μΑ<br>μΑ |
| IIL                | Input LOW Current                                                      | $V_{IN}$ = 0.5 V, VCC <sub>max</sub> |                                |                                | 10                             | μA       |

| Table 6. DC CHARACTERISTICS | V <sub>CC</sub> = 3.135 V to 3.465 V, GND | $= 0 \text{ V}, \text{ T}_{\text{A}} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ |
|-----------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|
|-----------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------|

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. LVPECL Outputs loaded with 50  $\Omega$  termination resistors to V\_TT = V\_{CC} - 2.0 V for proper operation.

5. LVPECL Output parameters vary 1:1 with  $V_{\mbox{\scriptsize CC}}.$ 

### Table 7. AC CHARACTERISTICS V<sub>CC</sub> = 3.135 V to 3.465 V, GND = 0 V, T<sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C (Note 6)

| Symbol                            | Characteristic                                                              | Min      | Тур      | Max            | Unit     |
|-----------------------------------|-----------------------------------------------------------------------------|----------|----------|----------------|----------|
| f <sub>IN</sub>                   | Crystal Input Frequency<br>External CLOCK Input Frequency (Pin 8)<br>SCLOCK | 10       | 27<br>27 | 28<br>50<br>10 | MHz      |
| V <sub>OUTPP</sub>                | Output Voltage Amplitude                                                    | 600      | 800      |                | mV       |
| f <sub>VCO</sub>                  | VCO Frequency Range                                                         | 400      |          | 850            | MHz      |
| <b>f</b> CLKOUT                   | Output Clock Frequency Range                                                | 12.5     |          | 425            | MHz      |
| t <sub>R/</sub> t <sub>F_IN</sub> | Input Clock Rise and Fall Time (CLK, Pin 8) (Note 7)                        |          |          | 10             | ns       |
| t <sub>LOCK</sub>                 | Maximum PLL Lock Time                                                       |          | 0.5      | 5              | ms       |
| DCO                               | Output CLOCK Duty Cycle (Differential Configuration)                        | 48       |          | 52             | %        |
| t <sub>JITTER(pd)</sub>           | Period Jitter (RMS, 1o, 10,000 Cycles) (Notes 8 and 9)                      |          | 3.5      | 6.5            | ps       |
| t <sub>JITTER(pd)</sub>           | Period Jitter (Peak-to-Peak, 10,000 Cycles) (Note 9)                        |          | 25       | 40             | ps       |
| t <sub>s</sub>                    | Setup Time SDATA to SCLOCK<br>SCLOCK to SLOAD                               | 20<br>20 |          |                | ns<br>ns |
| t <sub>h</sub>                    | Hold Time SDATA to SCLOCK<br>SCLOCK to SLOAD                                | 20<br>20 |          |                | ns<br>ns |
| t <sub>pwmin</sub>                | Minimum Pulse Width SLOAD                                                   | 20       |          |                | ns       |
| t <sub>r</sub> , t <sub>f</sub>   | Output Rise/Fall Times (Note 7) CLKOUT / CLKOUT                             | 175      | 300      | 425            | ps       |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

6. LVPECL Outputs loaded with 50  $\Omega$  to V\_CC – 2.0 V.

7. Measured 20% to 80%

8. Additive RMS jitter with 50% duty cycle input clock signal at 27.000 MHz; f<sub>OUT</sub> = 155 MHz.

9. f<sub>OUT</sub> = 155 MHz. Protocol 13.28125 MHz will have typical period jitter (RMS) of 14 ps and a typical cycle-to-cycle jitter of 95 ps.

### **APPLICATIONS INFORMATION**

#### General

The NB4N441 is a precision clock synthesizer which generates a differential LVPECL clock output frequency from 12.5 MHz to 425 MHz. A three–wire SPI interface is used to configure the device to produce the exact frequency of one of sixteen predefined popular standard protocol output frequencies from a single 27 MHz crystal reference; see Table 1. This serial interface gives the user complete control of each internal counter/divider.

If a different or custom output frequency is required, the SPI interface can also enable the user to configure the device for frequencies not specified in Table 1.

#### Input Clock / Crystal Functionality

To generate the exact protocol frequencies in Table 1, a 27.000 MHz frequency source is required. This can be accomplished by connecting a 27.000 MHz crystal across the XTAL1 and XTAL2 pins. If driving single ended, use the XTAL1 pin and leave XTAL2 floating. The CLK/XTAL1 input will accept a LVTTL/LVCMOS input.

#### **Frequency Control Logic Configuration**

The NB4N441 includes a 5-bit input prescaler, a 10-bit divider for the PLL feedback path and a 3-bit Output Divider, which divides the VCO frequency by 2, 4, 8, 16, or 32. The Frequency Control Logic for the NB4N441 configures these dividers and counters through the Serial inputs and will select one of the sixteen predetermined clock frequencies in Table 1. The serial interface can also be used to configure the device for user specified custom frequencies not specified in Table 1. Output frequencies are generated based on the following equation:  $F_{OUT} = (F_{xtal}/P) * M \div N$ , with the stipulation that the internal VCO frequency be 400 MHz < VCO < 850 MHz with VCO =  $F_{OUT} * N$  and  $10 \text{ MHz} < F_{\text{xtal}} < 28 \text{ MHz}.$ 

#### **Output Enable**

The NB4N441 incorporates a synchronous output Disable/Enable pin, OE. The synchronous output enable pin insures no runt clock pulses are generated. When disabled, CLKOUT is set LOW and  $\overline{\text{CLKOUT}}$  is set HIGH.

Table 8. Table 8. Output Enable Function

| OE | Function                                         |
|----|--------------------------------------------------|
| 1  | Clock Outputs Enabled                            |
| 0  | Clock Outputs Disabled<br>CLKOUT = L, CLKOUT = H |

#### Lock Detect Functionality

The NB4N441 features a PLL Lock Detect function which indicates the locked status of the PLL. When the PLL is locked, the  $\overline{\text{LOCKED}}$  output pin asserts a logic Low. When the internal phase lock is lost (such as when the input clock stops, drifts beyond the pullable range of the crystal, or suddenly shifts in phase), the  $\overline{\text{LOCKED}}$  output goes High.

#### Table 9. Table 9. Lock Detect Function

| LOCKED | Function          |
|--------|-------------------|
| 0      | PLL is Locked     |
| 1      | PLL is not Locked |

#### Using the On–Board Crystal Oscillator

The NB4N441 features a fully integrated on-board crystal oscillator to minimize system implementation costs.

The crystal should be fundamental mode, parallel resonant. For exact tuning of cyrstal frequency, capacitors should be connected from pins X1 and X2. Typical loading should be on the order of 20 pF to 30 pF (on each crystal input pin). As the oscillator is somewhat sensitive to loading on its inputs, the user is advised to mount the crystal as close to the NB4N441 as possible to avoid any board level parasitic effects. To facilitate collocation, surface mount crystals are recommended, but not required.

#### Table 10. CRYSTAL SPECIFICATIONS

| Parameter                          | Value                                           |
|------------------------------------|-------------------------------------------------|
| Crystal Cut                        | Fundamental AT Cut                              |
| Resonance                          | Parallel Resonance                              |
| Load Capacitance                   | 18 pF                                           |
| Frequency Tolerance                | ±15 ppm at 25°C                                 |
| Frequency/Temperature Stability    | ±20 ppm 0 to 70°C                               |
| Operating Range                    | 0 to 70°C or<br>-40 to +85°C                    |
| Shunt Capacitance                  | 5 pF Max                                        |
| Equivalent Series Resistance (ESR) | 50 Ω Max                                        |
| Correlation Drive Level            | 1.0 μW Max                                      |
| Aging                              | 5 ppm / Yr<br>(First 3 Years)<br>15 ppm /10 Yrs |



Figure 4. Power Supply Filter

#### **Power Supply Filtering**

The NB4N441 is a mixed analog/digital product and as such, it exhibits some sensitivities that would not necessarily be seen on a fully digital product. Analog circuitry is naturally susceptible to random noise, especially if this noise is seen on the power supply pins. The NB4N441 provides separate power supplies for the digital circuitry (VCC) and the internal PLL (PLL\_VCC) of the device. The purpose of this design technique is to try and isolate the high switching noise of the digital outputs from the relatively sensitive internal analog phase–locked loop. In a controlled environment such as an evaluation board, this level of isolation is sufficient. However, in a digital system environment where it is more difficult to minimize noise on the power supplies, a second level of isolation may be required. The simplest form of isolation is a power supply filter on the PLL VCC Pin for the NB4N441. Figure 4 illustrates a typical power supply filter scheme. The NB4N441 is most susceptible to noise with spectral content in the 1 kHz to 1 MHz range. Therefore, the filter should be designed to target this range. The key parameter that needs to be met in the final filter design is the DC voltage drop that will be seen between the VCC supply and the PLL VCC pin of the NB4N441. From the data sheet, the PLL VCC current (the current sourced through the PLL VCC Pin) is typically 26 mA. Assuming that a minimum of 2.9 V must be maintained on the PLL VCC pin, very little DC voltage drop can be tolerated when a 3.3 V VCC supply is used. The resistor shown in Figure 4 must have a resistance of 5  $\Omega$ Max to meet the voltage drop criteria. The RC filter pictured will provide a broadband filter with approximately 100:1 attenuation for noise whose spectral content is above 20 kHz. As the noise frequency crosses the series resonant point of an individual capacitor, it's overall impedance begins to look inductive and thus increases with increasing frequency. The parallel capacitor combination shown ensures that a low impedance path to ground exists for frequencies well above the bandwidth of the PLL. The level of required filtering is subject to further optimization and simplification. All the V<sub>CC</sub> pins are connected to the same V<sub>CC</sub> plane. All the ground pins (GND) are connected to the same GND plane.



Figure 5. Serial Interface Timing Diagram



Figure 6. Setup and Hold



Figure 7. Setup and Hold

#### **Jitter Performance**

Jitter is a common parameter associated with clock generation and distribution. Clock jitter can be defined as the deviation in a clock's output transition from its ideal position.

**Cycle-to-Cycle Jitter** (short-term) is the period variation between two adjacent cycles over a defined number of observed cycles. The number of cycles observed is application dependent but the JEDEC specification is 1000 cycles.



**Peak-to-Peak Jitter** is the difference between the highest and lowest acquired value and is represented as the width of the Gaussian base.



Figure 9. Peak-to-Peak Jitter

There are different ways to measure jitter and often they are confused with one another. The typical method of measuring jitter is to look at the timing signal with an oscilloscope and observe the variations in period-to-period or cycle-to-cycle. If the scope is set up to trigger on every rising or falling edge, set to infinite persistence mode and allowed to trace sufficient cycles, it is possible to determine the maximum and minimum periods of the timing signal. Digital scopes can accumulate a large number of cycles, create a histogram of the edge placements and record peak-to-peak as well as standard deviations of the jitter. Care must be taken that the measured edge is the edge immediately following the trigger edge. These scopes can also store a finite number of period durations and post-processing software can analyze the data to find the maximum and minimum periods.

Recent hardware and software developments have resulted in advanced jitter measurement techniques. The Tektronix TDS-series oscilloscopes have superb jitter analysis capabilities on non-contiguous clocks with their histogram and statistics capabilities. The Tektronix TDSJIT2/3 Jitter Analysis software provides many key timing parameter measurements and will extend that capability by making jitter measurements on contiguous clock and data cycles from single-shot acquisitions.

M1 by Amherst was used as well and both test methods correlated.

**Long–Term Period Jitter** is the maximum jitter observed at the end of a period's edge when compared to the position of the perfect reference clock's edge and is specified by the number of cycles over which the jitter is measured. The number of cycles used to look for the maximum jitter varies by application but the JEDEC spec is 10,000 observed cycles.

The NBC4N441 exhibit long term and cycle-to-cycle jitter, which rivals that of SAW based oscillators. This jitter performance comes with the added flexibility associated with a synthesizer over a fixed frequency oscillator. The jitter data presented should provide users with enough information to determine the effect on their overall timing budget. The jitter performance meets the needs of most system designs while adding the flexibility of frequency margining and field upgrades. These features are not available with a fixed frequency SAW oscillator.



Figure 10. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NB4N441MNG   | QFN-24<br>(Pb-Free) | 92 Units / Rail       |
| NB4N441MNR2G | QFN-24<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

QFN 24 MN SUFFIX 24 PIN QFN, 4x4 CASE 485L-01 ISSUE O



NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION b APPLIES TO PLATED TERMINAL
- AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL.
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |
|-----|-------------|------|
| DIM | MIN         | MAX  |
| Α   | 0.80        | 1.00 |
| A1  | 0.00        | 0.05 |
| A2  | 0.60        | 0.80 |
| A3  | 0.20 REF    |      |
| b   | 0.23        | 0.28 |
| D   | 4.00 BSC    |      |
| D2  | 2.70        | 2.90 |
| Е   | 4.00 BSC    |      |
| E2  | 2.70        | 2.90 |
| е   | 0.50 BSC    |      |
| L   | 0.35        | 0.45 |

ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

⊕ 0.10 C

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative